



## 1394 IP SOLUTIONS

# <u>FIRECORE</u>



## **PRODUCT OVERVIEW:**

**FireCore<sup>TM</sup>** represents the world's only fully self-contained yet flexible IEEE1394 bus interface solution suite. With this exciting new product, DapTechnology combines essential IP building blocks for LLC IP (FireLink®) and PHY IP (FireGate<sup>TM</sup>) into one package. System designers can now be entirely isolated from the typical issues associated with off-the-shelf silicon (availability, roadmap, revisions) and have full control via in-field upgrades and optimization.

The advantages are obvious: Apart from having achieved new milestones for S1600 and S3200 transmission speeds, **FireCore<sup>TM</sup>** offers a very customizable solution for both the Link as well as the PHY layer. Key elements include a configurable number of PHY ports, Bit Error Injection and Bit Error Rate Testing (pending), a configurable host interface with DMA capability, optional features such as Bus, Resource and Cycle Master capabilities, expanded filtering and isochronous data streaming ports.

With **FireCore<sup>™</sup>** DapTechnology targets two main market segments, i.e. high bandwidth applications and SAE AS5643 implementations which are predominantly deployed in aerospace and defense systems

Faster speeds (beyond 800 Mb/s) for FireWire have become a real need. The requirement predominantly originates from bandwidth rich applications in the video and audio arena. Even with the current industry standard of 800 Mb/s there are restrictions in the amount of video data that can be transmitted, especially when dealing with high-resolution, uncompressed video streams. While quite common and generally accepted in the consumer video arena (MPEG or DV video compression) in virtually all industrial, medical, scientific and avionics applications, lossy compression (e.g. JPEG) algorithms are not usable and the size of video data streams is constantly increasing. Likewise, the number of simultaneously transmitted streams is rising for typical applications. DapTechnology is firmly convinced that FireCore is the only viable solution that offers a technological and economical roadmap for products in this domain and therefore presents a bright future for next generation vision-based products.

The other key area for value added deployments for **FireCore<sup>™</sup>** is the field of highly targeted applications. Usage of FireWire in aerospace is probably the prime example. DapTechnology's new **FireCore<sup>™</sup>** package offers unprecedented technical features and functions, added flexibility, options for customization and future expansion. The product not only addresses the earlier mentioned silicon availability and roadmap issues but furthermore, it offers a roadmap for AS5643 HW level

support. Together with FireStack<sup>TM</sup> (DapTechnology's own 1394 software



(DapTechnology's own 1394 software stack), **FireCore<sup>™</sup>** is designed to take complete advantage of AS5643 extensions. It is the clear objective to fully abstract the 1394 protocol layer and largely the AS5643 protocol layer so the implementers can focus entirely on system level functions like fault tolerance, fault isolation and redundancy. For both FW components - FireLink® and FireGate<sup>TM</sup> - DapTechnology has very clear strategic visions as to how the company directly supports distinct features and functions for AS5643 and Mil1394. Both can be implemented as standalone solutions with remarkable advantages. In combination the two will offer the possibility to architect a system with measurable benefits.

#### Key Features

- IEEE 1394b-2008
- Supports S800b, S1600b and S3200b
- Complete IP solution combining FireLink® (Basic or Extended) and FireGate
- Flexible number of PHY ports
- Integrated support for SAE AS5643 and Mil1394 enhancements
- Supported by Xilinx Virtex-5, Spartan6 (S1600) and Virtex-6 FPGAs



## **DESIGN FEATURES AND BENEFITS:**

There are several advantages when using FPGAs to implement a complete 1394 I/O interface. Some of these are:

**IP solution:** System designers can now be entirely isolated from the typical issues associated with off-the-shelf silicon (availability, roadmap, revisions).

**Single-chip solution:** Combination of PHY IP and Link Layer IP thus creating smaller solutions. Additional components can be added to create a System-On-Chip (SOC) solution.

**Flexible number of ports:** Commercially available PHY chips have a fixed number of ports which, for small peripherals, is often overkill. On the other hand, a host adapter would likely benefit from 3 or more ports and a hub could even have more than that. For a PHY based on FPGA technology, the user can customize the number of ports as required.

**Optional debug and test features (pending):** Optionally, the user can include debug and test features like BERT (Bit Error Rate Test) Low level data monitoring and recording

**Field-upgradable:** The used FPGAs are field upgradable thus allowing the addition of new features or bug fixes, even if the device is already in the field.

**Cost effective ASICS:** Once a design is finalized an IP solution offers a very cost effective path to rendering a custom ASIC.

## **REFERENCE SYSTEM:**

DapTechnology has developed and successfully demonstrated a complete S3200 system, including a 4-lane PCI-Express host adapter, an S3200 FireWire analyzer and a peripherals development board which can be used by the customer to develop their products.



### **CONTACT INFORMATION:**

DapTechnology B.V. Zutphenstraat 67 7575EJ Oldenzaal the Netherlands Ph: +31 541 532941 Fax: +31 541 530193 sales@daptechnology.com www.daptechnology.com

COD TECHNOLOGY •

DapUSA, Inc. 780 W San Angelo Street Gilbert, AZ 85233 United States of America Ph: (480) 422 1551 Fax: (302) 439 3947 sales@daptechnology.com www.daptechnology.com



DocRev 4.0 OCT2012

Copyright © DapTechnology B.V., 1998 - 2012 - All Rights Reserved DapTechnology cannot guarantee currentness and accuracy of information presented